Live-Chat mit Tektronix-Vertretern. Verfügbar von 9 bis 17 Uhr CET Geschäftstage.
AnrufenKontaktieren Sie uns telefonisch unter
Verfügbar von 9 bis 17 Uhr CET Geschäftstage.
Kontaktaufnahme Kontaktieren Sie uns mit Anmerkungen, Fragen oder Feedback Download Laden Sie Handbücher, Datenblätter, Software und vieles mehr herunter: DOWNLOADTYP Alle anzeigen Products Datasheet Manual Software Marketing Document Faq Video MODELL ODER SCHLÜSSELWORT FeedbackHaben Sie Feedback für uns? Wir möchten gerne wissen, was Sie denken.
Egal ob positiv oder negativ, Ihr Feedback hilft uns dabei, den Tek.com-Service kontinuierlich zu verbessern. Lassen Sie es uns wissen, wenn Sie Probleme haben oder wenn wir unsere Aufgabe sehr gut erledigt haben.
Teilen Sie uns Ihre Meinung mit Tektronix PCIe 6 PHY Validation How the Doubling of Interconnect Bandwidth with PCI Express® 6.0 Impacts IP Electrical Validation Please Login/Register to interact with the search results. Login × Datei herunterladenIntroduction As a result of the innovations taking place in CPUs, GPUs, accelerators, and switches, the interface in hyperscale datacenters now requires faster data transfers both between compute and memory and onto the network. PCI Express (PCIe®) provides the backbone for these interconnects and is used to build protocols such as Computer Express Link (CXL™) and Universal Chiplet Interconnect Express (UCIe™). The resource-sharing capability of CXL is popularizing memory pulling/expansion across multiple machines and becoming the solution for cache coherent interconnect for processors, providing lowest latency with highest bandwidth. CXL and NVM Express® use the PCIe physical layer (PHY) and leverage the PCIe upper layers, software stack and platform connectivity because of their simplicity and adaptability. UCIe, the latest die-to-die standard, will also build upon PCIe at the protocol layer to provide reliable data transfer, link management and CXL cache coherency. Hence PCIe has become the de-facto standard of interconnect for high-speed data transfers between processing/computing nodes due to its high-speed, low-latency, and low-power attributes. This paper discusses industry demands for PCI Express 6.0 and future standards, the importance of compliance,how to successfully achieve interoperability through PHY verification, and measurement methodologies for PCIe 6.0 transceivers. Synopsys PCI Express 6.0 IP and Tektronix test and measurement solutions are actively addressing this latest technology inflection point. Authored By: David Bouse, PCI Express Technology Lead, Tektronix®
Madhumita Sanyal, Senior Technical Product Manager, Synopsys® Data Rates Doubling, Again The PCI-SIG® consortium responsible for the PCIe interface, an open industry standard comprised of over 900 member companies, releases on average a new PCIe generation every three years. Over the past decade, that has led to a regular doubling of the data rate while still maintaining full backward compatibility (Figure 1). The demand for PCIe 6.0.1 was inevitable and inextricably linked to technology demand throughout the compute platform including SSDs to CPU / GPU to accelerators, etc. The standard now introduces multi-level Pulse Amplitude Modulation (PAM4) signaling to achieve a transfer rate of 64 GT/s in one direction on a single lane, and 256 GB/s bi-directionally on a x16 link. At the 2022 PCI-SIG DevCon, PCI-SIG announced the next-generation PCIe 7.0 specification which doubles the data-rate to 128 GT/s as well as improved power efficiency together with that higher bandwidth. The PCIe 7.0 interface will use 1b/1b flit mode encoding and PAM4 signaling to provide 512 GB/s bi-directional throughput over 16 lanes, thus providing even greater bandwidth while maintaining an extremely low latency interconnect. Apart from hyperscale data centers, markets like handheld, client, servers, workstations, automotive, embedded systems, industrial applications, etc. that deploy PCIe technology also have very stringent requirements in terms of reliability and cost. As a ubiquitous I/O, PCIe products need to meet such requirements across the entire compute continuum. Verifying that a product is compliant to the PCIe 6.0.1 specification and interoperable with other PCIe devices remains foundational. Specifications Lanes x1 x2 x4 x8 x16 2.5 GT/s (PCIe 1.x +) 500 MB/S 1 GB/S 2 GB/S 4 GB/S 8 GB/S 5.0 GT/s (PCIe 2.x +) 1 GB/S 2 GB/S 4 GB/S 8 GB/S 16 GB/S 8.0 GT/s (PCIe 3.x +) 2 GB/S 4 GB/S 8 GB/S 16 GB/S 32 GB/S 16.0 GT/s (PCIe 4.x +) 4 GB/S 8 GB/S 16 GB/S 32 GB/S 64 GB/S 32.0 GT/s (PCIe 5.x +) 8 GB/S 16 GB/S 32 GB/S 64 GB/S 128 GB/S 64.0 GT/s (PCIe 6.x +) 16 GB/S 32 GB/S 64 GB/S 128 GB/S 256 GB/S 128.0 GT/s (PCIe 7.x +) 32 GB/S 64 GB/S 128 GB/S 256 GB/S 512 GB/S Figure 1: PCI-SIG Generation Bandwidth Compliance and Interoperability Testing PCI-SIG compliance and interoperability testing is crucial for PCIe 6.0.1 Integrators. Design verification, PHY validation,and PCI-SIG compliance testing and interoperability with the PCIe ecosystem collectively pave the way for lowering integration risk and improving overall product quality. There are various PCIe system topologies tailored for servers, storage boxes, GPU trays, and many different types of physical channels with different connector type and count. All configurations need to meet the PCIe 6.0.1 channel insertion loss budget of 32 dB at 16 GHz Nyquist. The PCIe 6.0.1 insertion loss budget of 32 dB is shared with ~23.5 dB for a Root Complex (system) and 8.5 dB for a Non-Root Complex (e.g., CEM add-in card (AIC). The example of a CEM AIC includes both AIC PCB traces and a Non-Root Complex package loss of 4.6 dB. System designers are left with ~15.7 dB budget to design their board traces via capacitors from RP pads on the PCB to the AIC connectors. Due to the minimum allowable distance without additional componentry between the PCIe root device (e.g., CPU) and the end device (e.g., GPU), motherboards will likely include retimers and thicker PCBs comprised of higherquality materials than we saw with prior generations of the interface. Bandwidth doubling from 32 GT/s to 64 GT/s and beyond (128 GT/s for Gen7) and the backward-compatibility requirement in PCIe for legacy channels (PCB + connectors + add-in card, etc.) add to this complexity. Temperature and humidity effects can cause ±10% insertion loss variation with advanced PCB material and ±25% variation with mainstream PCB material. Ecosystem development must be aware of this and the PHY must compensate for impedance discontinuities and PVT variations in insertion loss. Channel equalization techniques can be done adaptively and continuously in the background to compensate and track voltage, temperature, and humidity drift over time and the PHY must optimize for long and short channels and compensate worst case scenarios which adds operating margin. Hence extensive test validation and interoperability with the ecosystem is essential to validate PHY robustness. New Measurement Methods for PAM4 Signaling The PCI Express 6.0.1 Base Specification segments the PHY Layer into a logical sub-block and electrical sub-block (Figure 2). Validation of the electrical sub-block is a prerequisite to full validation of the PHY Layer and will be the focus of this paper. The electrical sub-block is comprised of a transmitter (Tx), receiver (Rx), reference clock (Refclk), and channel requirements. Transceivers (Tx & Rx) supporting the new 64 GT/s data rata rate must also maintain backwards compatibility with the lower speeds of (2.5, 5.0, 8.0, 16.0, & 32.0) GT/s. The pulse amplitude modulation method introduced in 6.0.1 requires four distinct signal levels (PAM4) which allows transmission of two bits of information within a single unit interval (UI). The move from NRZ (two signal levels) to PAM4 ensures the channel loss is consistent with PCIe 5.0 (32 GT/s) as the Baud Rate is 32 Gb/s for both speeds with a shared Nyquist frequency of 16 GHz. Figure 2: PCI Express Block Diagram The change in signaling scheme from NRZ to PAM4 reduces the vertical eye diagram opening by 33% as we move from 2 signal levels to 4 signal levels. There are now 3 eye diagrams to consider instead of a single eye under NRZ. This reduction in noise margin exacerbates cross-talk interferences, signal reflections, and power supply noise. To mitigate the increased noise sensitivity, PCIe 6.0.1 also adopted Gray coding to minimize bit errors and pre-coding to reduce burst error propagation. DAC and ADC/DSP-based Tx and Rx equalization techniques can be used to correct for the compensable impairments such as inter-symbol interference (ISI) where adjacent bits blur together due to channel impacts, including loss and reflection. The PCIe 6.0.1 specification has introduced the Signal-to-Noise Distortion Ratio (SNDR) to help quantify this new design challenge. Figure 3: Signal to Noise Distortion Ratio (SNDR) SNDR builds upon the long-established SNR measurement but introduces a component called “sigma e” to capture the non-compensable impairments within the electrical signal. To simplify design and intuitive understanding, we rely heavily on linear models which only approximate the physical world. Non-linear behavior does exist within PCIe transceivers and communication channels. The standard moves to capture this impact with the SNDR “sigma e” term. Techniques have been borrowed from IEEE standards and customized for this 64 GT/s PCIe measurement. The pulse response is created from a PRBS data pattern waveform using IEEE’s linear fit pulse response method which becomes central to determining the signal amplitude and “sigma e”. Accurate SNDR measurements require a 50 GHz bandwidth real time oscilloscope to capture the signal and DSP software for the waveform post-processing (Figure 3). One anticipated non-linearity for PAM4 signaling appears when the transmitted signal levels are unevenly spaced. Assuming a static amplitude, this will impair one or more of the 3 eye diagrams and lead to increased bit errors. Characterization of this phenomenon during post-silicon validation allows transceiver adjustments or design changes to increase the level linearity. To address this, the PCIe standard introduced Ratio of Level Mismatch (RLM) for the first time to better understand and improve PAM4 transmitter performance. This Base specification measurement is expected to extend into system level validation for different form factors including Card Electro Mechanical (CEM) commonly implemented for graphics cards and network interface cards (NICs). Figure 4: Stressed Eye Calibration Moving from voltage- to timing-related challenges has significant implications for achieving a stable link at the latest PCIe 6.0.1 data rate. The nominal slope of signals moving from adjacent levels (e.g., level 1 to level 2) will be smaller than a transition from level 0 to level 3, resulting in a greater transfer of vertical noise to timing jitter. Additionally, there is an inherent eye width reduction with an increased number of possible level transitions to consider. Advanced measurement instrument (e.g., real time oscilloscope) noise characterization and compensation techniques have been comprehended for the first time in a PCIe standard to mitigate measurement related noise and improve accuracy in voltage and timing measurements such as uncorrelated jitter. Measurement methodologies established for PCIe 4.0 and 5.0 receivers are expanded with PCIe 6.0.1 Rx calibration and test. A worst “stressed eye” signal is created using the highest channel loss allowed and delivered to an Rx under test to quantify performance. The Rx will digitize the analog signal and then use loopback mode to re-transmit the bit stream from the corresponding Tx for direct bitby-bit comparison to determine a bit error rate (BER) or measure jitter tolerance (JTOL) of different sinusoidal jitter (Sj) frequencies. Receivers operating at 64 GT/s are required in order to track the increasing amount of jitter below 10 MHz and 0.05 UI of higher frequency. Clocking architectures with independent clocks between the upwards and downwards facing ports require increased tolerance for handling spread spectrum clocking (SSC) at 33 kHz. Calibration of the stressed eye signal is a complex aspect of the physical layer validation and involves a bit error rate tester (BERT), physical channel, real time oscilloscope (scope), and numerous DSP software packages. Ultimately, this is a calibration of the BERT’s Pulse Pattern Generator (PPG) which is acting as a PCIe Tx. Figure 4 depicts this calibration procedure. The goal is to establish an eye diagram which is embedded to the latch of a behavioral Rx defined in the base specification including a CDR and behavioral Rx equalizer. The allowable range for top eye height and eye width is found where channel loss, noise, and jitter are knobs to achieve the target eye. ISI from the channel adjustments provide the largest adjustments to the eye while Sj and cross talk using differential mode interference serve as fine-tuning mechanisms. The industry increasingly relies on software automation to comprehend and achieve the stressed eye calibration for receiver testing. Figure 5: Synopsys PCI Express 6.0 PHY Validation with Tektronix Solution PCIe 6.0 Solutions Interoperability continues to be a pillar of the success of PCIe technology and has led to the extensive proliferation and adoption of newly emerging technologies such as CXL as well as inclusion in future chiplet (die-to-die) designs like UCIe. Achieving interoperability starts with IP design or selection and involves testing at a Base specification and system level to ensure that devices, often from different vendors, can properly train the link and maintain stability across operating voltages and temperatures. The achievable yield must also be considered for high volume manufacturing-based products. As an example, for validation of the Synopsys PCI Express 6.0 IP, the test setup applied here is comprised of a Tektronix DPS77004SX oscilloscope together with Tektronix test automation software and an Anritsu MP1900A BERT (Figure 5). Synopsys offers complete PCI Express Controller, PHY and Verification IP solutions across all generations of the standard with proven silicon in customer products targeting a wide range of applications including Re-timer, Flash Controller, Accelerator, SSD U.2/U.3, PCIe switch, and Smart NIC. Synopsys IP has achieved numerous successful third-party interoperability. Tektronix offers a complete PCI Express 6.0 Base Tx/Rx automated solution with backwards compatibility for lower data rates and form factor specific testing. Share Informationen zu ähnlichen Produkten ATI-Hochleistungsoszilloskop DPO70000SX Mixed-Signal-/Digital-Phosphor-Oszilloskope MSO/DPO70000DX
Über Tektronix
Tektronix ist das Unternehmen für Messtechnik, das sich durch Leistung auszeichnet und von den Möglichkeiten überzeugt ist. Tektronix entwickelt und fertigt Test- und Messlösungen, um die Komplexität zu durchbrechen und globale Innovationen zu beschleunigen.
ERFAHREN SIE MEHR ÜBER UNSUnternehmen
Über uns Karriere Newsroom Ereignisse EA Elektro-AutomatikHilfe und Lernen
Kontakt Kontakt Technischer Support Schulung und Weiterbildung Eigentümerressourcen BlogPartner
Finden Sie einen GeschäftspartnerVerbinden Sie sich mit uns
Zusätzliche Links
© 2026 TEKTRONIX, INC. Sitemap Privacy Nutzungsbedingungen Geschäftsbedingungen Impressum Call us at Feedback智能索引记录
-
2026-02-28 06:18:41
金融理财
成功
标题:行庆理财(行庆专属理财什么意思)_火必 Huobi交易所
简介:本篇文章给大家谈谈行庆理财,以及行庆专属理财什么意思对应的知识点,希望对各位有所帮助,不要忘了收藏本站喔。 本文目录一览
-
2026-02-28 04:56:45
游戏娱乐
成功
标题:游戏图片_纵览出彩的游戏世界_3DM图片
简介:游戏世界给我们带来了一幅又一幅精彩的画面,3DM游戏图片频道将这些出彩的画面进行收集整理,让每一位来3DM的玩家都能够找
-
2026-02-27 18:24:13
综合导航
成功
标题:Домен EBIZ TW: купить доменное имя в зоне EBIZ TW и зарегистрировать на Рег.ру
简介:Открыта регистрация домена в зоне ✔️ EBIZ.TW! Зарегистрируйт
-
2026-02-27 21:18:30
综合导航
成功
标题:AUTOPAGE RS1000 2-Way O.L.E.D. Remote Start w/ 6 Channel Alarm [Archive] - Toyota MR2 Message Board
简介:RS-1000 OLED NEW 900MHz, Six-Channel Alarm System
-
2026-02-28 06:38:41
教育培训
成功
标题:2023兰州财经大学硕士研究生入学前有关事项办理通知!-高顿教育
简介:兰州财经大学2023年研究生复试工作已经结束,为便于拟录取研究生做好来校的准备工作,顺利办理入学报到手续,公布了录取通知
-
2026-02-28 10:12:13
综合导航
成功
标题:人族鎮守使-第一千五百七十三章 殘留不滅的劍意最新章節-台灣小說網
简介:台灣小說網整理人族鎮守使全集無彈窗在線閱讀,當前章節:第一千五百七十三章 殘留不滅的劍意
-
2026-02-28 09:33:07
图片素材
成功
标题:OpenSearch LLM智能问答版_对话式搜索_大模型_阿里云
简介:OpenSearch LLM智能问答版内置大语言模型,基于业务数据搭建企业专属模型,支持丰富数据格式的快速导入,构建包含
-
2026-02-28 03:13:39
综合导航
成功
标题:FloranceGordonBrown Attorneys at Law in Richmond, Virginia
简介:FloranceGordonBrown practices areas of law such as business,
-
2026-02-28 09:32:53
新闻资讯
成功
标题:从零开始用Python构建神经网络, 站长资讯平台
简介:文章标题为:How to build your own Neural Network from scratch in P
-
2026-02-28 05:25:14
综合导航
成功
标题:18luck新利官网利app-你玩乐的的好帮手
简介:18luck新利官网专注于为玩家打造无忧的游戏环境。其官方应用程序以简洁流畅的设计、便捷的操作体验和丰富的游戏内容,成为
-
2026-02-27 20:31:18
综合导航
成功
标题:Number and Operations in Base Ten Videos for Grade 2 EDU.COM
简介:Explore Grade 2 Number and Operations videos that boost unde
-
2026-02-28 06:07:56
综合导航
成功
标题:Frederic George Kenyon (1863-1952). The Reader's Biographical Encyclopaedia. 1922
简介:Frederic George Kenyon (1863-1952). The Reader
-
2026-02-28 03:41:18
综合导航
成功
标题:American Eagle Outfitters
简介:Magasinez à American Eagle Outfitters pour y trouver des jea
-
2026-02-28 05:57:06
金融理财
成功
标题:理财南京(南京理财中心)_火必 Huobi交易所
简介:本篇文章给大家谈谈理财南京,以及南京理财中心对应的知识点,希望对各位有所帮助,不要忘了收藏本站喔。 本文目录一览: 1、
-
2026-02-28 05:36:42
综合导航
成功
标题:Owen Glendower (c. 1359-1416). The Reader's Biographical Encyclopaedia. 1922
简介:Owen Glendower (c. 1359-1416). The Reader
-
2026-02-27 18:04:43
教育培训
成功
标题:高三英语A1秋季补习补课辅导班-上海新王牌培优
简介:新王牌培优是上海好的初高中辅导培训机构,创立于2005年,采用分层授课,小班化教学的辅导补课方式 ,是一家致力于初高中辅
-
2026-02-28 02:50:25
综合导航
成功
标题:Industrial Conveyor Systems - Conveyor Equipment Manufacturers Industrial Kinetics
简介:Industrial Kineticsis a manufacturer of large industrial con
-
2026-02-27 19:07:13
实用工具
成功
标题:组词网_在线组词_古汉语词典_词语查询
简介:古汉语词典组词网,在线组词收录词语近三十六万条,词语查询提供在线组词近义词,反义词,名词,动词,形容词,副词等多音字组词
-
2026-02-28 04:02:14
综合导航
成功
标题:çå£çæ¼é³_çå£çææ_çå£çç¹ä½_è¯ç»ç½
简介:è¯ç»ç½çå£é¢é,ä»ç»çå£,çå£çæ¼é³,ç壿¯
-
2026-02-27 18:24:16
综合导航
成功
标题:Centro de medios - Grupo CHT - Químicas especiales
简介:CHT - aditivos químicos y productos químicos especiales para
-
2026-02-27 14:45:07
综合导航
成功
标题:Expect.unreachable method bun:test module Bun
简介:API documentation for method bun:test.Expect.unreachable B
-
2026-02-27 19:31:30
综合导航
成功
标题:Global leader in learning and development solutions Insights
简介:For over 20 years, we
-
2026-02-27 20:51:11
综合导航
成功
标题:貴田 守亮 EY Asia Eastマネージング・パートナー EY Japan チェアパーソン 兼 CEO EY Japan
简介:<p>2025年7月1日、日本、ASEAN、韓国を統括するAsia Eastのマネージング・パートナーに就任。</p>
-
2026-02-27 18:13:51
综合导航
成功
标题:TheDomains.com - Award winning domain name Industry publication on domain news, gTLD's, registrars and registries.
简介:Award winning domain name Industry publication on domain new
-
2026-02-28 03:15:27
综合导航
成功
标题:Vzrk.com is for sale HugeDomains
简介:Get this domain name before someone else does. Quick and pai
-
2026-02-27 14:35:09
综合导航
成功
标题:XS: Courtier en Trading Forex & CFDs Plateforme de Trading FX en Ligne
简介:Découvrez la plateforme de trading forex en ligne leader che
-
2026-02-28 09:59:08
综合导航
成功
标题:Free Butterfly Coloring Page - Geometric Wings in Flight EDU.COM
简介:Enjoy this free printable butterfly coloring page with geome
-
2026-02-28 06:33:44
综合导航
成功
标题:ISG job portal - Code of Conduct
简介:Code of Conduct. ISG Personalmanagement GmbH commits itself
-
2026-02-27 21:58:33
综合导航
成功
标题:12's possible? [Archive] - Toyota MR2 Message Board
简介:I dont do much drag racing but im hoping that I can at least
-
2026-02-28 06:23:44
综合导航
成功
标题:Anti-Hero Beres Flatulent Beauties Skateboard Deck - White - 8.75" – CCS
简介:Deck Construction:Traditional Maple,Board Shape:Popsicle,Dec