Chat en direct avec un représentant Tek. Service disponible de 9 h à 17 h, CET jours ouvrables.
TéléphoneAppelez-nous au
Disponible de 9 h à 17 h CET jours ouvrables.
Nous contacter Contactez-nous pour nous faire part de vos commentaires, de vos questions sur ou de vos retours d'expérience. Télécharger Télécharger des manuels, des fiches techniques, des logiciels, etc. : TYPE DE TÉLÉCHARGEMENT Afficher tout Products Datasheet Manual Software Marketing Document Faq Video MODÈLE OU MOT CLÉ FeedbackVous avez des commentaires ? Nous serions ravis de connaître votre avis.
Qu'ils soient positifs ou négatifs, vos commentaires nous aident à améliorer continuellement l'expérience de Tek.com. Faites-nous savoir si vous rencontrez des difficultés ou si nous faisons un travail remarquable.
Dites-nous ce que vous pensez Tektronix PCIe 6 PHY Validation How the Doubling of Interconnect Bandwidth with PCI Express® 6.0 Impacts IP Electrical Validation Please Login/Register to interact with the search results. Login × Télécharger le fichierIntroduction As a result of the innovations taking place in CPUs, GPUs, accelerators, and switches, the interface in hyperscale datacenters now requires faster data transfers both between compute and memory and onto the network. PCI Express (PCIe®) provides the backbone for these interconnects and is used to build protocols such as Computer Express Link (CXL™) and Universal Chiplet Interconnect Express (UCIe™). The resource-sharing capability of CXL is popularizing memory pulling/expansion across multiple machines and becoming the solution for cache coherent interconnect for processors, providing lowest latency with highest bandwidth. CXL and NVM Express® use the PCIe physical layer (PHY) and leverage the PCIe upper layers, software stack and platform connectivity because of their simplicity and adaptability. UCIe, the latest die-to-die standard, will also build upon PCIe at the protocol layer to provide reliable data transfer, link management and CXL cache coherency. Hence PCIe has become the de-facto standard of interconnect for high-speed data transfers between processing/computing nodes due to its high-speed, low-latency, and low-power attributes. This paper discusses industry demands for PCI Express 6.0 and future standards, the importance of compliance,how to successfully achieve interoperability through PHY verification, and measurement methodologies for PCIe 6.0 transceivers. Synopsys PCI Express 6.0 IP and Tektronix test and measurement solutions are actively addressing this latest technology inflection point. Authored By: David Bouse, PCI Express Technology Lead, Tektronix®
Madhumita Sanyal, Senior Technical Product Manager, Synopsys® Data Rates Doubling, Again The PCI-SIG® consortium responsible for the PCIe interface, an open industry standard comprised of over 900 member companies, releases on average a new PCIe generation every three years. Over the past decade, that has led to a regular doubling of the data rate while still maintaining full backward compatibility (Figure 1). The demand for PCIe 6.0.1 was inevitable and inextricably linked to technology demand throughout the compute platform including SSDs to CPU / GPU to accelerators, etc. The standard now introduces multi-level Pulse Amplitude Modulation (PAM4) signaling to achieve a transfer rate of 64 GT/s in one direction on a single lane, and 256 GB/s bi-directionally on a x16 link. At the 2022 PCI-SIG DevCon, PCI-SIG announced the next-generation PCIe 7.0 specification which doubles the data-rate to 128 GT/s as well as improved power efficiency together with that higher bandwidth. The PCIe 7.0 interface will use 1b/1b flit mode encoding and PAM4 signaling to provide 512 GB/s bi-directional throughput over 16 lanes, thus providing even greater bandwidth while maintaining an extremely low latency interconnect. Apart from hyperscale data centers, markets like handheld, client, servers, workstations, automotive, embedded systems, industrial applications, etc. that deploy PCIe technology also have very stringent requirements in terms of reliability and cost. As a ubiquitous I/O, PCIe products need to meet such requirements across the entire compute continuum. Verifying that a product is compliant to the PCIe 6.0.1 specification and interoperable with other PCIe devices remains foundational. Specifications Lanes x1 x2 x4 x8 x16 2.5 GT/s (PCIe 1.x +) 500 MB/S 1 GB/S 2 GB/S 4 GB/S 8 GB/S 5.0 GT/s (PCIe 2.x +) 1 GB/S 2 GB/S 4 GB/S 8 GB/S 16 GB/S 8.0 GT/s (PCIe 3.x +) 2 GB/S 4 GB/S 8 GB/S 16 GB/S 32 GB/S 16.0 GT/s (PCIe 4.x +) 4 GB/S 8 GB/S 16 GB/S 32 GB/S 64 GB/S 32.0 GT/s (PCIe 5.x +) 8 GB/S 16 GB/S 32 GB/S 64 GB/S 128 GB/S 64.0 GT/s (PCIe 6.x +) 16 GB/S 32 GB/S 64 GB/S 128 GB/S 256 GB/S 128.0 GT/s (PCIe 7.x +) 32 GB/S 64 GB/S 128 GB/S 256 GB/S 512 GB/S Figure 1: PCI-SIG Generation Bandwidth Compliance and Interoperability Testing PCI-SIG compliance and interoperability testing is crucial for PCIe 6.0.1 Integrators. Design verification, PHY validation,and PCI-SIG compliance testing and interoperability with the PCIe ecosystem collectively pave the way for lowering integration risk and improving overall product quality. There are various PCIe system topologies tailored for servers, storage boxes, GPU trays, and many different types of physical channels with different connector type and count. All configurations need to meet the PCIe 6.0.1 channel insertion loss budget of 32 dB at 16 GHz Nyquist. The PCIe 6.0.1 insertion loss budget of 32 dB is shared with ~23.5 dB for a Root Complex (system) and 8.5 dB for a Non-Root Complex (e.g., CEM add-in card (AIC). The example of a CEM AIC includes both AIC PCB traces and a Non-Root Complex package loss of 4.6 dB. System designers are left with ~15.7 dB budget to design their board traces via capacitors from RP pads on the PCB to the AIC connectors. Due to the minimum allowable distance without additional componentry between the PCIe root device (e.g., CPU) and the end device (e.g., GPU), motherboards will likely include retimers and thicker PCBs comprised of higherquality materials than we saw with prior generations of the interface. Bandwidth doubling from 32 GT/s to 64 GT/s and beyond (128 GT/s for Gen7) and the backward-compatibility requirement in PCIe for legacy channels (PCB + connectors + add-in card, etc.) add to this complexity. Temperature and humidity effects can cause ±10% insertion loss variation with advanced PCB material and ±25% variation with mainstream PCB material. Ecosystem development must be aware of this and the PHY must compensate for impedance discontinuities and PVT variations in insertion loss. Channel equalization techniques can be done adaptively and continuously in the background to compensate and track voltage, temperature, and humidity drift over time and the PHY must optimize for long and short channels and compensate worst case scenarios which adds operating margin. Hence extensive test validation and interoperability with the ecosystem is essential to validate PHY robustness. New Measurement Methods for PAM4 Signaling The PCI Express 6.0.1 Base Specification segments the PHY Layer into a logical sub-block and electrical sub-block (Figure 2). Validation of the electrical sub-block is a prerequisite to full validation of the PHY Layer and will be the focus of this paper. The electrical sub-block is comprised of a transmitter (Tx), receiver (Rx), reference clock (Refclk), and channel requirements. Transceivers (Tx & Rx) supporting the new 64 GT/s data rata rate must also maintain backwards compatibility with the lower speeds of (2.5, 5.0, 8.0, 16.0, & 32.0) GT/s. The pulse amplitude modulation method introduced in 6.0.1 requires four distinct signal levels (PAM4) which allows transmission of two bits of information within a single unit interval (UI). The move from NRZ (two signal levels) to PAM4 ensures the channel loss is consistent with PCIe 5.0 (32 GT/s) as the Baud Rate is 32 Gb/s for both speeds with a shared Nyquist frequency of 16 GHz. Figure 2: PCI Express Block Diagram The change in signaling scheme from NRZ to PAM4 reduces the vertical eye diagram opening by 33% as we move from 2 signal levels to 4 signal levels. There are now 3 eye diagrams to consider instead of a single eye under NRZ. This reduction in noise margin exacerbates cross-talk interferences, signal reflections, and power supply noise. To mitigate the increased noise sensitivity, PCIe 6.0.1 also adopted Gray coding to minimize bit errors and pre-coding to reduce burst error propagation. DAC and ADC/DSP-based Tx and Rx equalization techniques can be used to correct for the compensable impairments such as inter-symbol interference (ISI) where adjacent bits blur together due to channel impacts, including loss and reflection. The PCIe 6.0.1 specification has introduced the Signal-to-Noise Distortion Ratio (SNDR) to help quantify this new design challenge. Figure 3: Signal to Noise Distortion Ratio (SNDR) SNDR builds upon the long-established SNR measurement but introduces a component called “sigma e” to capture the non-compensable impairments within the electrical signal. To simplify design and intuitive understanding, we rely heavily on linear models which only approximate the physical world. Non-linear behavior does exist within PCIe transceivers and communication channels. The standard moves to capture this impact with the SNDR “sigma e” term. Techniques have been borrowed from IEEE standards and customized for this 64 GT/s PCIe measurement. The pulse response is created from a PRBS data pattern waveform using IEEE’s linear fit pulse response method which becomes central to determining the signal amplitude and “sigma e”. Accurate SNDR measurements require a 50 GHz bandwidth real time oscilloscope to capture the signal and DSP software for the waveform post-processing (Figure 3). One anticipated non-linearity for PAM4 signaling appears when the transmitted signal levels are unevenly spaced. Assuming a static amplitude, this will impair one or more of the 3 eye diagrams and lead to increased bit errors. Characterization of this phenomenon during post-silicon validation allows transceiver adjustments or design changes to increase the level linearity. To address this, the PCIe standard introduced Ratio of Level Mismatch (RLM) for the first time to better understand and improve PAM4 transmitter performance. This Base specification measurement is expected to extend into system level validation for different form factors including Card Electro Mechanical (CEM) commonly implemented for graphics cards and network interface cards (NICs). Figure 4: Stressed Eye Calibration Moving from voltage- to timing-related challenges has significant implications for achieving a stable link at the latest PCIe 6.0.1 data rate. The nominal slope of signals moving from adjacent levels (e.g., level 1 to level 2) will be smaller than a transition from level 0 to level 3, resulting in a greater transfer of vertical noise to timing jitter. Additionally, there is an inherent eye width reduction with an increased number of possible level transitions to consider. Advanced measurement instrument (e.g., real time oscilloscope) noise characterization and compensation techniques have been comprehended for the first time in a PCIe standard to mitigate measurement related noise and improve accuracy in voltage and timing measurements such as uncorrelated jitter. Measurement methodologies established for PCIe 4.0 and 5.0 receivers are expanded with PCIe 6.0.1 Rx calibration and test. A worst “stressed eye” signal is created using the highest channel loss allowed and delivered to an Rx under test to quantify performance. The Rx will digitize the analog signal and then use loopback mode to re-transmit the bit stream from the corresponding Tx for direct bitby-bit comparison to determine a bit error rate (BER) or measure jitter tolerance (JTOL) of different sinusoidal jitter (Sj) frequencies. Receivers operating at 64 GT/s are required in order to track the increasing amount of jitter below 10 MHz and 0.05 UI of higher frequency. Clocking architectures with independent clocks between the upwards and downwards facing ports require increased tolerance for handling spread spectrum clocking (SSC) at 33 kHz. Calibration of the stressed eye signal is a complex aspect of the physical layer validation and involves a bit error rate tester (BERT), physical channel, real time oscilloscope (scope), and numerous DSP software packages. Ultimately, this is a calibration of the BERT’s Pulse Pattern Generator (PPG) which is acting as a PCIe Tx. Figure 4 depicts this calibration procedure. The goal is to establish an eye diagram which is embedded to the latch of a behavioral Rx defined in the base specification including a CDR and behavioral Rx equalizer. The allowable range for top eye height and eye width is found where channel loss, noise, and jitter are knobs to achieve the target eye. ISI from the channel adjustments provide the largest adjustments to the eye while Sj and cross talk using differential mode interference serve as fine-tuning mechanisms. The industry increasingly relies on software automation to comprehend and achieve the stressed eye calibration for receiver testing. Figure 5: Synopsys PCI Express 6.0 PHY Validation with Tektronix Solution PCIe 6.0 Solutions Interoperability continues to be a pillar of the success of PCIe technology and has led to the extensive proliferation and adoption of newly emerging technologies such as CXL as well as inclusion in future chiplet (die-to-die) designs like UCIe. Achieving interoperability starts with IP design or selection and involves testing at a Base specification and system level to ensure that devices, often from different vendors, can properly train the link and maintain stability across operating voltages and temperatures. The achievable yield must also be considered for high volume manufacturing-based products. As an example, for validation of the Synopsys PCI Express 6.0 IP, the test setup applied here is comprised of a Tektronix DPS77004SX oscilloscope together with Tektronix test automation software and an Anritsu MP1900A BERT (Figure 5). Synopsys offers complete PCI Express Controller, PHY and Verification IP solutions across all generations of the standard with proven silicon in customer products targeting a wide range of applications including Re-timer, Flash Controller, Accelerator, SSD U.2/U.3, PCIe switch, and Smart NIC. Synopsys IP has achieved numerous successful third-party interoperability. Tektronix offers a complete PCI Express 6.0 Base Tx/Rx automated solution with backwards compatibility for lower data rates and form factor specific testing. Share Informations sur les produits associés Oscilloscope hautes performances DPO70000SX ATI Oscilloscopes au phosphore numérique et à signaux mixtes MSO/DPO70000DX
À propos de Tektronix
Nous sommes une entreprise dédiée aux performances et ouverte sur le monde des possibles. Tektronix a pour vocation de concevoir et de fabriquer des solutions de test et de mesure, afin d’abattre les frontières de la complexité et d’accélérer l’innovation mondiale.
DÉCOUVREZ QUI NOUS SOMMESSociété
À propos de nous Travailler chez Tektronix Newsroom Événements EA Elektro-AutomatikAide et Apprentissage
Contactez-nous Support technique Centre d'apprentissage Ressources du propriétaire BlogPartenaires
Trouver un partenaireCommuniquez avec nous
Liens supplémentaires
© 2026 TEKTRONIX, INC. Sitemap Privacy Conditions générales d’utilisation Conditions générales Mentions légales Call us at Feedback智能索引记录
-
2026-03-02 18:21:16
综合导航
成功
标题:反派女配总想死遁跑路最新章节,反派女配总想死遁跑路全文免费阅读,笔趣阁
简介:反派女配总想死遁跑路,反派女配总想死遁跑路最新章节由长安如昼更新快速专业化,反派女配总想死遁跑路全文免费阅读,由 www
-
2026-03-02 06:27:02
综合导航
成功
标题:母亲颂歌_150字_作文网
简介:又到一年母亲节,万度春风只等闲。
-
2026-03-02 17:29:21
综合导航
成功
标题:Crypto funds have seen their principal halved after four years of investing in top-tier VCs. What’s wrong with crypto funds? Bee Network
简介:Recently, Akshat Vaidya, co-founder and head of investment a
-
2026-03-02 20:23:15
综合导航
成功
标题:私有国家最新章节_第一章 贫穷第1页_私有国家免费章节_恋上你看书网
简介:第一章 贫穷第1页_私有国家_冬雪华阳_恋上你看书网
-
2026-03-02 09:49:43
游戏娱乐
成功
标题:蜘蛛吃苍蝇,蜘蛛吃苍蝇小游戏,4399小游戏 www.4399.com
简介:蜘蛛吃苍蝇在线玩,蜘蛛吃苍蝇下载, 蜘蛛吃苍蝇攻略秘籍.更多蜘蛛吃苍蝇游戏尽在4399小游戏,好玩记得告诉你的朋友哦!
-
2026-03-02 16:39:03
综合导航
成功
标题:鬼上我身挣扎最新章节_鬼上我身挣扎小说免费全文阅读_恋上你看书网
简介:关于鬼上我身:阴间出事,恶鬼横行,而我,因为其特殊体质加上被鬼附身,加入了维护阴阳两界和平的组织。陪同主角一起成长吧!
-
2026-03-02 12:12:36
综合导航
成功
标题:毕业设计ppt答辩模板-毕业设计ppt免费模板下载-果果圈模板
简介:毕业设计ppt答辩模板大全免费下载,这里有满足你需要的各种专业毕业设计模板,让你答辩时游刃有余,有需要的朋友欢迎来果果圈
-
2026-03-02 17:34:18
综合导航
成功
标题:单身男人的白日梦最新章节_单身男人的白日梦全文免费阅读-笔趣阁
简介:单身男人的白日梦单身男人的白日梦全文免费阅读单身男人的白日梦是作家秦三见的最新都市小说大作,笔趣阁提供单身男人的白日梦首
-
2026-03-02 19:00:53
综合导航
成功
标题:Wolly - Play The Free Game Online
简介:Wolly - click to play online. Tap on arrows for moving. Help
-
2026-03-02 20:16:32
综合导航
成功
标题:Satellite Technology Archives - Making Sense of the Infinite
简介:Satellite Technology Archives - Making Sense of the Infinite
-
2026-03-02 18:07:45
教育培训
成功
标题:二年级描写长城的作文(通用35篇)
简介:在现实生活或工作学习中,大家对作文都不陌生吧,作文是人们以书面形式表情达意的言语活动。还是对作文一筹莫展吗?以下是小编为
-
2026-03-02 11:57:05
新闻资讯
成功
标题:一看就懂的10个数据可视化技巧, 站长资讯平台
简介:我必须对你说实话:当我学习数据科学时,我完全低估了绘图的重要性。没错,那时一切都一团糟:我从头开始学习 python、熟
-
2026-03-02 13:34:18
综合导航
成功
标题:Leggings y pants de entrenamiento para mujer Offline by Aerie
简介:¡Compra los leggings de entrenamiento para mujer de los que
-
2026-03-02 20:23:30
综合导航
成功
标题:七零之海岛美人林清北最新章节_11第 11 章第1页_七零之海岛美人林清北免费章节_恋上你看书网
简介:11第 11 章第1页_七零之海岛美人林清北_浓露轻晓_恋上你看书网
-
2026-03-02 20:22:48
游戏娱乐
成功
标题:恐龙守护使者选关版,恐龙守护使者选关版小游戏,4399小游戏 www.4399.com
简介:恐龙守护使者选关版在线玩,恐龙守护使者选关版下载, 恐龙守护使者选关版攻略秘籍.更多恐龙守护使者选关版游戏尽在4399小
-
2026-03-02 19:01:18
综合导航
成功
标题:Data Decoding: $870 Million Fleeing in a Single Day – Who’s Buying the Dip? Who’s Retreating? Bee Network
简介:After Bitcoin (BTC) fell below the $100,000 mark, the market
-
2026-03-02 18:11:45
电商商城
成功
标题:北蓝鼠麦克风 - 京东
简介:京东是国内专业的北蓝鼠麦克风网上购物商城,本频道提供北蓝鼠麦克风商品图片,北蓝鼠麦克风价格,北蓝鼠麦克风多少钱信息,为您
-
2026-03-02 17:57:51
综合导航
成功
标题:Maker of the Heavens – Painter of the Skies CBN
简介:Join CBN
-
2026-03-02 20:03:01
综合导航
成功
标题:AI Kills Miners: “Energy Run” Tears Opens a New Cycle, What Crossroads Are Mining Companies Standing At? Bee Network
简介:On November 18, amid a gloomy global financial market, Crypt
-
2026-03-02 14:19:23
教育培训
成功
标题:写动物的三年级作文
简介:在平凡的学习、工作、生活中,大家都尝试过写作文吧,作文可分为小学作文、中学作文、大学作文(论文)。那么,怎么去写作文呢?
-
2026-03-02 17:08:27
综合导航
成功
标题:Invision: Experiential Marketing Agency for the Enterprise
简介:We’re an experiential marketing agency that specializes in c
-
2026-03-02 20:15:52
综合导航
成功
标题:é»è§çæ¼é³_é»è§çææ_é»è§çç¹ä½_è¯ç»ç½
简介:è¯ç»ç½é»è§é¢é,ä»ç»é»è§,é»è§çæ¼é³,é»è§æ¯
-
2026-03-02 16:42:44
综合导航
成功
标题:4 Strategies for Building a Learning Culture Inspiring Workspaces by BOS
简介:With the pandemic behind us, companies are trying to find wa
-
2026-03-02 18:45:03
综合导航
成功
标题:陆贞里的阿碧是好人吗最新章节_4第1页_陆贞里的阿碧是好人吗免费章节_恋上你看书网
简介:4第1页_陆贞里的阿碧是好人吗_鸡毛令箭_恋上你看书网
-
2026-03-02 09:49:28
综合导航
成功
标题:From James Wynn to Majige, the rise and fall of the leverage kings Bee Network
简介:Since the market volatility intensified in early October, Ma
-
2026-03-02 06:26:13
教育培训
成功
标题:【实用】小学的作文400字10篇
简介:在日常学习、工作或生活中,大家对作文都再熟悉不过了吧,作文是通过文字来表达一个主题意义的记叙方法。写起作文来就毫无头绪?
-
2026-03-02 18:46:03
综合导航
成功
标题:How Shapes Affect the Workplace Inspiring Workspaces by BOS
简介:Shapes have deep psychological effects on members of the wor
-
2026-03-02 12:41:04
综合导航
成功
标题:Blog - FS.com Singapore
简介:Learn the latest news & events about FS and products.
-
2026-03-02 18:50:55
游戏娱乐
成功
标题:游戏图片_纵览出彩的游戏世界_3DM图片
简介:游戏世界给我们带来了一幅又一幅精彩的画面,3DM游戏图片频道将这些出彩的画面进行收集整理,让每一位来3DM的玩家都能够找
-
2026-03-02 12:51:19
教育培训
成功
标题:小学作文300字
简介:在现实生活或工作学习中,大家或多或少都会接触过作文吧,写作文是培养人们的观察力、联想力、想象力、思考力和记忆力的重要手段